

# Surface Passivation of Crystalline Silicon by Micro Crystalline Silicon Deposition Followed by High-Pressure H<sub>2</sub>O Vapor Heat Treatment

Tomokazu Nagao<sup>1</sup>, Toshiyuki Sameshima<sup>1</sup>, Yasunori Andoh<sup>2</sup>, Asuka Shuku<sup>2</sup> and Eiji Takahashi<sup>2</sup>

 1.Tokyo University of Agriculture and Technology, 2-24-16, Nakachou, Koganei, Tokyo 184-8588, Japan
2.NISSIN Electric Co., Ltd, 47, takazechou, umezu, Kyoto, 615-8686, Japan E-mail : tsamesim@tuat.ac.jp

**Keywords:** Micro crystalline silicon, H<sub>2</sub>O vapor heat treatment, Passivation, Minority carrier lifetime, Microwave absorption system.

**Abstract.** We report passivation of the crystalline silicon surface by deposition of undoped microcrystalline silicon ( $\mu$ c-Si) followed by high-pressure H<sub>2</sub>O vapor heat treatment. 25-nm-thick undoped  $\mu$ c-Si films were formed to the surface of 500- $\mu$ m-thick *n* and *p*-type silicon substrates using inductively coupled plasma chemical vapor deposition (ICP-CVD) at 150 °C. Samples were heated at 180 and 260°C with 1x10<sup>6</sup>-Pa-H<sub>2</sub>O vapor for 3h. The effective minority carrier lifetime  $\tau_{eff}$  was measured by 9.35-GHz microwave absorption system in order to evaluate surface passivation effect. High  $\tau_{eff}$  were achieved as  $1.8x10^{-4}$  and  $5.8x10^{-5}$  s, respectively, by formation the  $\mu$ c-Si films on the *n* and *p*-type silicon surfaces, respectively. Moreover,  $\tau_{eff}$  were further increased to  $1.4x10^{-3}$  and  $3.4x10^{-4}$  s, respectively, by subsequent high-pressure H<sub>2</sub>O vapor heat treatment at 260 °C for *n* and *p*-type silicon samples.

## Introduction

Microcrystalline silicon ( $\mu$ c-Si) films can be formed at low temperatures between 100 and 500 °C by plasma-enhanced-chemical-vapor deposition (PE-CVD). Taguchi et al. reported capability of surface passivation using  $\mu$ c-Si films [1]. SiN<sub>x</sub> and SiO<sub>x</sub> insulating layer have been widely applied to surface passivation for crystalline silicon (c-Si) solar cells. Passivation of metal silicon interface is also important to effectively transporting photo-induced carriers because direct deposition of metal electrodes to the c-Si surface, markedly increases carrier recombination velocity and decrease the conversion efficiency of solar cells. SiN<sub>x</sub> and SiO<sub>x</sub> insulating thick films cannot be used. The other hand,  $\mu$ c-Si has low band gap energy and high conductivity compared with SiO<sub>x</sub> or SiN<sub>x</sub>. Therefore,  $\mu$ c-Si films will be suitable for the conductive passivation between metal electrodes and c-Si substrates. Moreover,  $\mu$ c-Si films have high impurity activation property compared with amorphous silicon. Therefore, doped- $\mu$ c-Si will be useful for fabrication of high performance crystalline silicon solar cells, such as Hetero-Junction with Intrinsic Type Silicon Solar Cells [2]. However, there has been still a problem of the plasma damage by PECVD.

In this paper, we report surface passivation of  $\mu$ c-Si film deposition followed by high-pressure H<sub>2</sub>O vapor heat treatment. We have reported that high-pressure H<sub>2</sub>O vapor heat treatment eliminates plasma damage and the defects in amorphous silicon (a-Si) films and at

polycrystalline grain boundaries [3,4]. We report that high-pressure  $H_2O$  vapor heat treatment effectively decreases the carrier recombination velocity at the  $\mu$ c-Si /c-Si interface.

#### Experiment

We prepared *n* and *p*-type (1 0 0) oriented *CZ*-silicon substrates with a thickness of 500  $\mu$ m coated with 100-nm-thick thermally grown SiO<sub>2</sub> layers (initial samples). The resistivity of *n* and *p*-type silicon substrates was 35 and 25  $\Omega$ cm, respectively. The SiO<sub>2</sub> layers at the top surface were then removed using 5%-diluted hydrofluoric acid. We kept the samples for three days to form the native oxide layer at the top surfaces in air atmosphere at room temperature [5] to prevent epitaxial growth of crystalline silicon during PECVD. Optical reflectivity



Fig.1 : Schematic of microwave absorption system

measurement revealed that the average thickness of native oxide layers was thin about 1 nm, which was enough tunneling quantum electrical conduction. Undoped  $\mu$ c-Si films with a thickness of 25 and 3 nm were deposited at the top surfaces at 150°C by ICP-CVD at 0.5 Pa with mixed gases with SiH<sub>4</sub> at a flow rate of 50 Sccm and H<sub>2</sub> at 25 Sccm [6]. For comparison, we formed 25-nm-thick  $\mu$ c-Si films immediately after 5%-diluted-hydrofluoric-acid treatment. The Samples were subsequently heated in 1x10<sup>6</sup>-Pa-H<sub>2</sub>O vapor at 180 and 260°C for 3h.

 $\tau_{eff}$  was measured by 9.35-GHz microwave absorption system, as shown in Fig. 1 [7,8]. The sample substrates were put in a gap of wave-guide tubes. Microwave transmittance signals of the samples were measured when continuous wave or periodically pulsed light with 620 nm-wave length was illuminated to the top surfaces of samples at 1.5 mW/cm<sup>2</sup>. Moreover, the signals were coincidentally integrated with time during light *ON* to reduce the noise level.  $\tau_{eff}$  was estimated using the carrier diffusion and annihilation theory. The surface recombination velocity at the top surfaces  $S_{top}$  was estimated from  $\tau_{eff}$  using equation (1) based on the carrier diffusion and annihilation theory with the minority carrier diffusion coefficient *D* and the thickness of substrate *d*. We assumed that bulk lifetime  $\tau_b$  in the c-Si substrates was very long at 1 s and the recombination velocity at the rear surface  $S_{rear}$  for *n* and *p*-type samples kept the same initial value of 17 and 100 cm/s obtained from initial  $\tau_{eff}$  of  $1.5 \times 10^{-4}$  and  $2.5 \times 10^{-4}$  s, respectively. The optical penetration depth for c-Si at 620-nm-wave length was about 2.2 µm, which was much lower than the substrate thickness. Therefore, we assumed that carrier generation was limited in the top surface region.

$$\tau_{eff} = \tau_b \frac{\sqrt{\frac{D}{\tau_b}} \left( 1 - \exp\left(-\frac{d}{\sqrt{D\tau_b}}\right) \right) \left(\sqrt{\frac{D}{\tau_b}} + S_{rear} + \left(\sqrt{\frac{D}{\tau_b}} - S_{rear}\right) \exp\left(-\frac{d}{\sqrt{D\tau_b}}\right) \right)}{\left(\sqrt{\frac{D}{\tau_b}} + S_{rear}\right) \left(\sqrt{\frac{D}{\tau_b}} + S_{top}\right) - \left(\sqrt{\frac{D}{\tau_b}} - S_{top}\right) \left(\sqrt{\frac{D}{\tau_b}} - S_{rear}\right) \exp\left(-\frac{2d}{\sqrt{D\tau_b}}\right)}$$
(1)

#### - 120223055-02 -

#### **Results and Discussion**

Figure 2 shows Raman scattering spectrum for µc-Si films formed on glass substrates. This spectral curve was analyzed by three Gaussian curves with peak wavenumber of 470, 500, 520 cm<sup>-1</sup>, associated with bonding vibrations of amorphous, nano-crystalline and crystalline silicon, respectively. The best fitting resulted in a crystalline volume ratio of 0.5 from the ratio area of nano-crystalline and crystalline components to the total area.

Experimental  $\tau_{eff}$  are summarized in Fig. 3 (a) and (b) in the cases of 25 and 3-nm-thick  $\mu$ c-Si films, respectively, for *n* and *p*-type silicon samples.  $S_{top}$  were analyzed from experimental  $\tau_{eff}$ . They are summarized in Fig. 4 (a) and (b) in the cases of 25 and 3-nm-thick µc-Si films, respectively, for *n* and *p*-type silicon samples. The samples with bare top surfaces kept for three days after after 5%-diluted-hydrofluoric -acid treatment had low  $\tau_{eff}$  of 2.0x10<sup>-5</sup> and 5x10<sup>-6</sup> s for *n* and p-type samples.  $S_{top}$  were therefore high of 2500 and 7500 cm/s, respectively. On the other hand, 25-nm-thick µc-Si deposition increased  $\tau_{eff}$  to  $1.8 \times 10^{-4}$  and  $5.8 \times 10^{-5}$  s for *n* and *p*-type samples, respectively, as shown in Fig.3 (a). Stop decreased to 260 and 730 cm/s, respectively, as shown in Fig.4 (a). We interpret native oxide does not have stable SiO<sub>2</sub> bonding network and that native oxide/silicon interface is also unstable accompanied with many defects. Moreover, oxide was spontaneously native and inhomogeneously formed on the silicon surface. We believe that there must be some clucks between native oxide domains, which cause carrier recombination sites. We believe that silicon deposition it does not work perfectly passivation of the silicon surface. Silicon deposition was effective to increase  $\tau_{\rm eff}$  probably because the recombination velocity was decreased at the region cluck



Fig. 2 : Raman scattering spectra for µc-Si



Fig.3 : Minority carrier lifetime  $\tau_{eff}$  for *n* (circles) and *p*-type (triangles) samples with 25(a) and 3(b) nm-thick- $\mu$ c-Si films at as-top-SiO<sub>2</sub> removed, as- $\mu$ c -Si deposited, and final H<sub>2</sub>O vapor heat treatment at 180 and 260°C.

regions, in which we believed amorphous silicon was formed just at silicon surface.  $\mu$ c-Si grains grew on the a-Si incubation region. Subsequent  $1.0 \times 10^6$ -Pa H<sub>2</sub>O vapor heat treatment at 260°C for 3h markedly increased  $\tau_{eff}$  for *n* and *p*-type samples to  $1.4 \times 10^{-3}$  and  $3.4 \times 10^{-4}$  s, respectively.  $S_{top}$  decreased to 19 and 51 cm/s, respectively. Those results indicate that

high-pressure H<sub>2</sub>O vapor heat treatment decreased effectively the density of recombination sites at a-Si /c-Si [9] and native oxide/c-Si interfaces probably because their interfaces became stable.  $\tau_{eff}$  for *n* and *p*-type samples were finally comparable to values of the initial samples with the both surface coated with 100-nm thermally grown SiO<sub>2</sub> layers. Moreover,  $180^{\circ}$ C H<sub>2</sub>O vapor heat treatment also increased  $\tau_{eff}$  for *n* and *p*-type samples with 25-nm-thick  $\mu$ c-Si to  $1.3 \times 10^{-3}$ and  $3.0 \times 10^{-4}$  s, respectively. The results of long  $\tau_{eff}$  obtained by 180°C H<sub>2</sub>O vapor heat treatment shows that the combination µc-Si film formation with high pressure H<sub>2</sub>O vapor heat treatment is effective for surface passivation at low process temperature.

On the other hand,  $\tau_{eff}$  was increased to  $4.7 \times 10^{-5}$  and  $1.5 \times 10^{-5}$  s by 3-nm-thick µc-Si deposition for *n* and *p*-type samples, as shown in Fig. 3(b). However, high pressure H<sub>2</sub>O vapor heat treatment was not effective to further increase  $\tau_{eff}$ . They were  $5.6 \times 10^{-5}$  and  $1.7 \times 10^{-5}$  s for *n* and *p*-type samples, respectively when  $1.0 \times 10^{6}$ -Pa H<sub>2</sub>O vapor heat treatment at  $260^{\circ}$ C for 3h was carried out. We interpret that the surface 3-nm-thick µc-Si was not enough to completely cover the c-Si surfaces.

Moreover,  $\tau_{eff}$  of the *n*-type silicon sample coated with 25-nm-thick µc-Si immediately after 5%-diluted-hydrofluoric -acid treatment had a low value about  $1.3 \times 10^{-5}$ s. High-pressure H<sub>2</sub>O vapor heat treatment at 260 °C did not increase  $\tau_{eff}$ . This result indicated that Pre-formed thin oxide layers before µc-Si deposition was important to formed high quality µc-Si/c-Si interfaces. We probably thought that the native oxide layer protected c-Si surface from plasma damage.

Figure 5 shows changes in  $\tau_{eff}$  as a function of elapse time for *n* and *p*-type samples coated with 25-nm-thick µc-Si films treated with  $1.0 \times 10^6$ -Pa H<sub>2</sub>O vapor heat treatment at 260°C for 3h, were kept in air atmosphere at room temperature.  $\tau_{eff}$  kept high values of  $1.1 \times 10^{-3}$  and  $2.5 \times 10^{-4}$  s for *n* and *p*-type samples, respectively, in 150 days after high-pressure H<sub>2</sub>O vapor heat treatment. Those



Fig.4 : Surface recombination velocity  $S_{top}$  analyzed from experimental  $\tau_{eff}$  for *n* and *p*-type samples with 25(a) and 3(b) nm-thick-µc-Si films at as-top-SiO<sub>2</sub> removed, as-µc -Si deposited, and final H<sub>2</sub>O vapor heat treatment at 180 and 260°C.



Fig.5 : The change in minority carrier lifetime  $\tau_{eff}$  for *n* (circles) and *p*-type (triangles) as H<sub>2</sub>O vapor heat treatment at 260 °C samples with elapse time.

results of Figs. 3, 4 and 5 show that the present method of  $\mu$ c-Si film formation followed by high-pressure H<sub>2</sub>O vapor heat treatment gives effective and stable passivation of the silicon surfaces.

## Summary

Passivation of crystalline silicon surfaces was investigated by  $\mu$ c-Si film formation using ICP-CVD. Long  $\tau_{eff}$  of  $1.4 \times 10^{-3}$  s and  $3.4 \times 10^{-4}$  s were achieved for 500- $\mu$ m-thick *n* and *p*-type crystalline silicon substrates by 25-nm-thick  $\mu$ c-Si deposition followed by  $1 \times 10^{6}$  Pa H<sub>2</sub>O vapor heat treatment at 260°C for 3h. Those  $\tau_{eff}$  were comparable to the value of  $1.5 \times 10^{-3}$  and  $2.5 \times 10^{-4}$  s for samples coated with 100-nm-thick thermally grown SiO<sub>2</sub> layers. Moreover,  $180^{\circ}$ C H<sub>2</sub>O vapor heat treatment also increased  $\tau_{eff}$  for *n* and *p*-type samples with 25 nm-thick  $\mu$ c-Si to  $1.3 \times 10^{-3}$  and  $3.0 \times 10^{-4}$  s, respectively. Those results of long  $\tau_{eff}$  shows that the combination  $\mu$ c-Si film formation with high-pressure H<sub>2</sub>O vapor heat treatment is effective for surface passivation at low process temperature.

## Acknowledgments

This work was partially supported by Grant-in-Aid for Science Research C (No. 22560292) from the Ministry of Education, Culture, Sports, Science and Technology of Japan, and Mikiya Science and Technology foundation.

#### References

[1] H. Keppner et al., Tech. Digest Int. PVSEC-7, Nagoya, 1993, pp. 559-560.

[2] M. Taguchi, E. Maruyama, and M. Tanaka: Jpn. J. Appl. Phys. 47(1998) 814.

[3] M. Hasumi, J. Takenezawa, T. Nagao, and T. Sameshima: Jpn. J. Appl. Phys. 50 (2011)03CA03.

[4] T. Sameshima and M.Satoh: Jpn. J. Appl. Phys. 36 (1997) L687.

[5] S.Muramatsu, T.Uematsu, Y.Nagata, H.Ohtsuka, T.Warabisako, Solar Energy Materials and Solar Cells.

[6] E. Takahashi, Y. Nishigami, A. Tomyo, M. Fujiwara, H. Kaki, K. Kubota, T. Hayashi, K. Ogata, A. Ebe, and Y. Setsuhara: Jpn. J. Appl. Phys. 46 (2007) 1280.

[7] T. Sameshima, H. Hayasaka, and T. Haba: Jpn. J.Appl. Phys. 48 (2009) 021204-1.

[8] T. Sameshima, T. Nagao, S. Yoshidomi, K. Kogure, and M. Hasumi: Jpn. J. Appl. Phys 50 (2011)03CA02.

[9] T. Sameshima, T. Nagao, M. Hasumi, A.Shuku, E.Takahashi and Y. Andoh : to be published in Jpn. J. Appl. Phys. (2012).